# **DIGITAL LOGIC DESIGN LAB (EET1211)**

# LAB IV: Construct and Test various Binary Adder and Subtractor circuits

| Siksha 'O' Anusandhan Deemed to be Universi | ty, Bhubaneswar |
|---------------------------------------------|-----------------|
|---------------------------------------------|-----------------|

| Branch: |      |                  | Section:  |
|---------|------|------------------|-----------|
| S. No.  | Name | Registration No. | Signature |
|         |      |                  |           |
|         |      |                  |           |
|         |      |                  |           |
|         |      |                  |           |

| Marks: | <b>1</b> 1 | 0 |
|--------|------------|---|
|        | <br>       | _ |

Remarks:

#### I. OBJECTIVE:

- 1. Design, construct and test a Full Adder circuit using two ICs, 7486(XOR) and 7400(NAND).
- 2. Design, construct, and test a Half Subtractor circuit using two ICs, 7486(XOR) and 7400(NAND).
- 3. Design, construct, and test a 2 bit Parallel Adder circuit.

#### II. PRE-LAB

#### For Obj. 1:

- a) Write the truth table for full-adder.
- b) Derive the Boolean expression for sum and carry using XOR and NAND operation respectively.
- c) Draw the logic diagram for sum and carry as output of the full-adder circuit.
- d) Write HDL code.

## For Obj. 2:

- a) Write the truth table for Half Subtractor logic.
- b) Derive the Boolean expression for difference and borrow using XOR and NAND operation respectively.
- c) Draw the logic diagram for difference and borrow as output of the half-subtractor circuit.
- d) Write HDL code.

## For Obj. 3:

- a) Write the truth table for 2-bit parallel adder.
- b) Derive the Boolean expression for sum bit and carry bit using XOR and NAND operation respectively.
- c) Draw the logic diagram based on Boolean expression.
- d) Write HDL code.

| III. L               | AB:                                                                                     |                                                                        |                    |  |  |  |
|----------------------|-----------------------------------------------------------------------------------------|------------------------------------------------------------------------|--------------------|--|--|--|
| Components Required: |                                                                                         |                                                                        |                    |  |  |  |
| <u>S. No</u>         | Name of the Component                                                                   | <b>Specification</b>                                                   | <b>Quantity</b>    |  |  |  |
|                      |                                                                                         |                                                                        |                    |  |  |  |
|                      |                                                                                         |                                                                        |                    |  |  |  |
| HDL                  | Program:                                                                                |                                                                        |                    |  |  |  |
|                      | _                                                                                       |                                                                        |                    |  |  |  |
|                      |                                                                                         |                                                                        |                    |  |  |  |
| Obse                 | ervation:                                                                               |                                                                        |                    |  |  |  |
|                      |                                                                                         |                                                                        |                    |  |  |  |
| Cond                 | clusion:                                                                                |                                                                        |                    |  |  |  |
| Conc                 | ciusion:                                                                                |                                                                        |                    |  |  |  |
|                      |                                                                                         |                                                                        |                    |  |  |  |
| IV. P                | OST LAB:                                                                                |                                                                        |                    |  |  |  |
| 1.                   | A Half-adder is characterized by                                                        |                                                                        |                    |  |  |  |
|                      | <ul><li>a. Two inputs and two outputs</li><li>c. Two inputs and three outputs</li></ul> | <ul><li>b. Three inputs and to</li><li>d. Two inputs and one</li></ul> |                    |  |  |  |
| 2.                   | A 4-bit parallel adder can add                                                          | d. I wo inputs and one                                                 | e outputs          |  |  |  |
|                      | <ul><li>a. Two 4-bit binary numbers</li><li>c. Four bits at a time</li></ul>            | <ul><li>b. Two 2-bit binary</li><li>d. Four bits at a time</li></ul>   |                    |  |  |  |
| 3.                   | Two four bit numbers can be added us                                                    | ing two full adders. Yes or No                                         | o? Justify answer. |  |  |  |